

# MK68591/2(P,J,N)

SERIAL INTERFACE

ADAPTER (SIA)

COMMUNICATIONS PRODUCTS

#### **FEATURES**

- ☐ Compatible with Ethernet and IEEE-802.3 Specifications
- ☐ Crystal-controlled Manchester Encoder/Decoder
- ☐ Manchester Decoder acquires clock and data within six-bit times with an accuracy of +3 ns.
- ☐ Guaranteed carrier and collision detection squelch threshold limits
  - Carrier/collision detected for inputs more negative than -275 mV
  - No carrier/collision for inputs more positive than -175 mV
- ☐ Input signal conditioning rejects transient noise
  - Transients <10 ns for collision detector inputs</li>
    - Transients <20 ns for carrier detector inputs</li>
- ☐ Receiver decodes Manchester data with up to ±20 ns clock jitter (at 10 MHz)
- ☐ TTL-compatible host interface
- ☐ Transmit oscillator accuracy ±0.01% (without adjustments)

#### GENERAL DESCRIPTION

The MK68591/2 Serial Interface Adapter (SIA) is a Manchester Encoder/Decoder compatible with Ethernet and IEEE-802.3 specifications. In an Ethernet/IEEE-802.3 application, the MK68591/2 interfaces the MK68590 Local Area Network Controller for Ethernet (LANCE™) to the Ethernet transceiver cable, acquires clock and data within 6 bit-times and decodes Manchester data up to ± 20 ns phase jitter at 10 MHz. SIA provides both guaranteed signal threshold limits and transient noise suppression circuitry in both data and collision paths to minimize false start conditions.



Figure 1. Pin Assignments



Figure 2. Typical Ethernet Node

LANCE is a trademark of Thomson Components - Mostek Corporation.



Figure 3. MK68591/2 Block Diagram

#### PIN DESCRIPTION

**CLSN** 

Collision (output). A TTL active high output. Signals at the Collision  $\pm$  terminals meeting threshold and pulse width requirements will produce a logic high at CLSN output. When no signal is present at Collision  $\pm$ , CLSN output will be low.

RX

Receive Data (output). A MOS/TTL output, recovered data. When there is no signal at Receive  $\pm$  and TEST is high, RX is high. RX is actuated with RCLK and remains activated until end of message. During reception, RX is synchronous with RCLK and changes after the rising edge of RCLK.

**RENA** 

Receive Enable (output). A TTL active high output. When there is no signal at Receive ±, RENA is low. Signals at Receive± meeting threshold and pulse width requirements will produce a logic high at RENA. When Receive ± becomes idle, RENA returns to the low state synchronous with the rising edge of RCLK.

**RCLK** 

Receive Clock (output). A MOS/TTL output recovered clock. When there is no signal at Receive ± and TEST is high, RCLK is low. RCLK is activated after the third negative data transition at Receive ±, and remains active until end of message. When TEST is low, RCLK is enabled.

TX

Transmit (input). TTL compatible input. When TENA is high, signals at TX meeting setup and hold time to TLCK will be encoded as normal Manchester at Transmit + and Transmit -.

TX High: Transmit + is negative with respect to Transmit - for first half of data bit cell.

TX Low: Transmit + is positive with respect to Transmit - for first half of data bit cell.

**TENA** 

Transmit Enable (Input). TTL compatible input. Active high data encoder enable. Signals meeting setup and hold time to TCLK allow encoding of Manchester data from TX to Transmit + and Transmit -.

**TCLK** 

Transmit Clock (output). MOS/TTL output. TCLK provides symmetrical high and low clock signals at data rate for reference timing of data to be encoded. It also provides clock signals for the controller chip (MK68590 LANCE) and an internal timing reference for receive path voltage controlled oscillators.

Transmit +
Transmit -

Transmit (outputs). A differential line output. This line pair is intended to operate into terminated transmission lines. For signals meeting setup and hold time to TCLK at TENA and TX. The Manchester clock and data are outputted at Transmit +/Transmit -. When operating into a 78Ω terminated transmission line, signalling meets the required output

levels and skew for both Ethernet and IEEE-802.3 drop cables.

Receive + Receive - Receiver (inputs). A differential input. A pair of internally biased line receivers consisting of a carrier detect receiver with offset threshold and noise filtering to detect the signal, and a data recovery receiver with no offset for Manchester data decoding.

Collision + Collision - Collision (inputs). A differential input. An internally biased line receiver input with offset threshold and noise filtering. Signals at Collision ± have no effect on data path functions.

**TSEL** 

Transmit Mode Select. An open collector output and sense amplifier input.

TSEL Low: Idle transmit state Trans-

mit + is positive with respect to Transmit -.

TSEL High: Idle transmit state Transmit + and Transmit - are equal, providing "zero" differential to operate transformer coupled loads.

When connected with an RC network. TSEL is held low during transmission. At the end of transmission, the open collector output is disabled, allowing TSEL to rise and provide a smooth transmission from logic high to "zero" differential idle. Delay and output return to zero are externally controlled by the RC time constant at TSEL. (See Figure 9.)

X<sub>1</sub>, X<sub>2</sub>

Biased Crystal Oscillator. X1 is the input and X2 is the bypass port. When connected for crystal operation, the system clock which appears at TCLK is half the frequency of the crystal oscillator. X1 may be driven from an external source of two times the data rate. In which case X<sub>2</sub> should be left floating.

RF

**Frequency Setting Voltage Controlled** Oscillator (V<sub>CO</sub>) Loop Filter. This loop filter output is a reference voltage for the receive path phase detector. It also is a reference for timing noise immunity circuits in the collision and receive enable path. Nominal reference V<sub>CO</sub> gain is 1.25 TCLK frequency MHz/V.

PF

Receive Path V<sub>CO</sub> Phase Lock Loop Filter. This loop filter input is the control for receive path loop damping. Frequency of the receive V<sub>CO</sub> is internally limited to transmit frequency ± 12%. Nominal receive V<sub>CO</sub> gain is 0.25 reference V<sub>CO</sub> gain MHz/V.

TEST

Test Control (input). A static input that is connected to V<sub>CC</sub> for normal MK68591/2 operation and to ground for testing of receive path function. When TEST is grounded, RCLK and RX are enabled so that receive path loop may be functionally tested.

GND₁ **High Current Ground** 

GND<sub>2</sub> Logic Ground

GND<sub>2</sub> Voltage Controlled Oscillator Ground

**High Current and Logic Supply** V<sub>CC1</sub>

V<sub>CC2</sub> **Voltage Controlled Oscillator Supply** 

### **FUNCTIONAL DESCRIPTION**

The MK68591/2 Serial Interface Adapter (SIA) has three basic functions. It is a Manchester Encoder/line driver in the transmit path, a Manchester Decoder with noise filtering and quick lock-on characteristics in the receive path, and a signal detect/converter (10 MHz differential to TTL) in the collision path. In addition, the SIA provides the interface between the TTL logic environment of the LANCE and the differential signaling environment in the transceiver cable.

## TRANSMIT PATH

The transmit section encodes separate clock and NRZ\* data input signals meeting the set up and hold time to TCLK at TENA and TX, into a standard Manchester II serial bit stream. The transmit outputs (Transmit +/ Transmit -) are designed to operate into terminated transmission lines. When operating into a  $78\Omega$  terminated transmission line, signaling meets the required output levels and skew for both Ethernet and IEEE-802.3.

#### Transmitter Timing and Operation

A 20 MHz fundamental mode crystal oscillator provides the basic timing reference in the SiA. It is divided by two to create the transmit clock reference (TCLK). Both 20 MHz and 10 MHz clocks are fed into the Manchester Encoder to generate the transitions in the encoded data stream. The 10 MHz clock, TCLK, is used by the SIA to internally synchronize transmit data (TX) and transmit

<sup>\*</sup>Non-Return-to-Zero



Figure 4. Transmit Section

enable (TENA). TCLK is also used as a stable bit-rate clock by the receive section of the SIA and by other devices in the system (the MK68590 LANCE uses TCLK to drive its internal state machine). The oscillator may use an external 0.005% crystal or an external TTL level input as a reference. Transmit accuracy of 0.01% is achieved (no external adjustments are required).

TENA is activated when the first bit of data is made available on TX. As long as TENA remains high, signals at TX will be encoded as Manchester and will appear at Transmit + and Transmit -. When TENA goes low, the differential transmit outputs go to one of the two idle states defined below:

- TSEL High: The idle state of Transmit +/ Transmit yields "zero" differential to operate transformer coupled loads (see Figure 14a).
- TSEL Low: In this idle state, Transmit + is positive to Transmit - yielding logical high (see Figure 14b).

#### RECEIVE PATH

The principle function of the receiver is the separation of the Manchester encoded data stream into clock and NRZ data.

# Input Signal Conditioning

Before the data and clock can be separated, it must be determined whether there is "real" data or unwanted noise at the transceiver interface. The MK68591/2 SIA carrier detection receiver provides a static noise margin of -175 to -275 mV for received carrier detection. These DC thresholds assure that no signal more positive than -175 mV is ever decoded and that signals more negative than -275 mV are always decoded. Transient noise of less than 10ns duration in the collision path and 20 ns duration in the data path are also rejected.

This signal conditioning prevents unwanted idle noise on the transceiver cable from causing "false starts" in the receiver. This helps assure a valid response to "real" data.

The receiver section, shown in Figure 6, consists of two data paths. The receive data path is designed to be a zero threshold, high bandwidth receiver. The carrier detection receiver has an additional bias generator. Only data amplitudes larger than the bias level are interpreted as valid data. The noise rejection filter prevents noise transients of less than 20 ns from enabling the data receiver output. The collision detector similarly rejects noise transients of less than 10 ns.

# **Receiver Section Timing**

Receive Enable (RENA) is the "carrier present" indication established when a signal of sufficient amplitude ( $V_{IDC}$ ) and duration ( $t_{RPWR}$ ) is present at the receive inputs. Receive Clock (RCLK) and Receive Data (RX) become available after the third negative data transition



Figure 5. Receiver

at Receive +/ Receive - inputs, and stay active until the end of a packet. During reception, RX is synchronous with RCLK, changing after the rising edge of RCLK.

The receiver detects the end of a packet when the normal transition on the differential inputs cease. After the last low-to-high transition, RENA goes low and RCLK completes one last cycle, storing the last data bit. It then becomes and remains low (see Receive End of Packet Timing diagrams). When TEST is low, RCLK continues to run, tracking data (if available) or synchronizes with TCLK.

# Receive Clock Control

To insure quick capture of incoming data, the receiver phase-locked-loop is frequency locked to the transmit oscillator and it phase locks to incoming data edges. Clock and data are available within 6 bit times (accurate to within  $\pm 3$  ns). The SIA will decode jittered data of up to  $\pm 20$  ns (see Figure 7).



Figure 6. Receiver Section Detail

### Differential I/O Terminations

The differential input for the Manchester data (receive  $\pm$ ) is externally terminated by two 40.2  $\Omega\pm1\%$  resistors and one optional common mode bypass capacitor. The differential input impedance  $Z_{IDF}$  and the common mode input  $Z_{ICM}$  are specified so that the Ethernet specification for cable termination impedance is met using standard 1% resistor terminators. The Collision  $\pm$  differential input is terminated in exactly the same way as the receive input (see Figure 8).

#### Collision Detection

The Ethernet Transceiver detects collisions on the Ethernet and generates a 10MHz signal on the transceiver cable (Collision +/ Collision —). This collision signal passes through an input stage which assures signal levels and pulse duration. When the signal is detected by the SIA, the SIA sets the CLSN line high. This condition continues for approximately 190ns after the last low-to-high transition on Collision +/ Collision —.

#### APPLICATION RECOMMENDATIONS

The differential input and output pins should be transformer coupled to meet the IEEE 802.3 16 volt fault tolerance specifications.

This device is not recommended for operation in wire wrapped boards.

This device should be handled with care to avoid electro-static-discharge (ESD) failures. Although this is

a bipolar device, serial input and output circuits are designed to meet the IEEE 802.3 specifications and cannot be protected against ESD without affecting the performance of the device.



Figure 7. Maximum Jitter Impact On Sampling



# NOTES:

- Connect R<sub>1</sub>, R<sub>2</sub>, C<sub>1</sub> for 0 differential nontransmit. Connect to ground for logic 1 differential nontransmit. (See Figure 9.)
- 2. Pin 20 shown for normal device operation.
- Nodes A and B may be connected directly to ground for proper decoder operations, or to the common mode bypass C<sub>4</sub> and C<sub>5</sub>. Some direct coupled transceivers require C<sub>4</sub> and C<sub>5</sub> to ground for proper operation.

Figure 8. MK68591/2 External Component Diagram



Figure 9. Transmit Mode Select (TSEL) Connection

# **ABSOLUTE MAXIMUM RATINGS\***

| Storage Temperature                                 | 65 to +150°C              |
|-----------------------------------------------------|---------------------------|
| Temperature (Ambient) Under Bias                    | 0 to 70℃                  |
| Supply Voltage to Ground Potential Continuous       | + <b>7.0V</b>             |
| DC Voltage Applied to Outputs for High Output State | . $-0.5$ to $+V_{CC}$ max |
| DC Input Voltage (Logic Inputs)                     | +5.5V                     |
| DC Input Voltage (Receive/Collision)                | 6 to +6 V                 |
| Transmit ± Output Current                           | 50 to +5 mA               |
| DC Output Current, Into Outputs                     | 100 mA                    |
| DC Input Current (Logic Inputs)                     | ±30 mA                    |

<sup>&</sup>quot;Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE** The following conditions apply unless otherwise specified:

 $T_A = 0$  to 70 °C,  $V_{CC} = 5.0 \text{ V} \pm 10$  percent, MIN = 4.5 V, MAX = 5.5 V, period of crystal oscillator ( $T_{OSC}$ ) = 50 ns

| Parameters          | Description                                                                                                | Test Conditions                                | Min  | Тур   | Max   | Units |  |
|---------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------|------|-------|-------|-------|--|
| voн                 | Output High Voltage RX, RENA,<br>CLSN, TCLK, RCLK                                                          | I <sub>OH</sub> = -1.0 mA                      | 2.4  | 3.4   |       | ٧     |  |
| v <sub>OL</sub>     | Output Low Voltage RCLK, TCLK, RENA,                                                                       | I <sub>OL</sub> = 16 mA,                       |      | 0.36  | 0.5   | v     |  |
|                     | RX, CLSN, TSEL                                                                                             | I <sub>OL</sub> = 1 mA                         |      | 0.25  | 0.4   | ·     |  |
| V <sub>OD</sub>     | Differential Output Voltage V <sub>0</sub>                                                                 | $R_L = 78 \Omega$                              | 550  | 670   | 770   | mV    |  |
| ·OD                 | (Transmit +) - (Transmit -) $\overline{V_0}$                                                               | Figure 19                                      | -550 | -670  | -770  |       |  |
| V <sub>OD OFF</sub> | Transmit Differential Output Idle Voltage                                                                  | R <sub>L</sub> =78 Ω Figure 19                 | -20  | 0.5   | 20    | mV    |  |
| OD OFF              | Transmit Differential Output Idle Current                                                                  | TSEL = HIGH                                    | -0.5 | ±0.1  | 0.5   | mA    |  |
| VCMT                | Common Mode Output Transmit Voltage                                                                        | Figure 19                                      | 0    | 2.5   | 5     | ٧     |  |
| V <sub>ODI</sub>    | Differential Output Voltage Imbalance (Transmit $\pm$ ) $  \   \ V_0 \   \ - \   \ \overline{V_0} \   \  $ | R <sub>L</sub> = 78 Ω                          |      | 5     | 20    | mV    |  |
| V <sub>IH</sub>     | Input High Voltage TTL                                                                                     |                                                | 2.0  |       |       | V     |  |
| IH                  | Input High Current TTL                                                                                     | $V_{CC} = Max, V_{IN} = 2.7 V$                 |      |       | +50   | μΑ    |  |
| V <sub>IL</sub>     | Input Low Voltage TTL                                                                                      |                                                |      |       | 0.8   | V     |  |
| կլ                  | Input Low Current TTL                                                                                      | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.4 V |      | -270  | -400  | μА    |  |
| V <sub>IRD</sub>    | Differential Input Threshold (Rec Data)                                                                    | Figure 20                                      | -25  | 0     | +25   | mV    |  |
| V <sub>IDC</sub>    | Differential Input Threshold (Carrier/Collision ±)                                                         | Figure 20                                      | -175 | -225  | -275  | mV    |  |
| <sup>l</sup> cc     | Power Supply Current                                                                                       | t <sub>OSC</sub> = 50 ns                       |      | 125   | 180   | mA    |  |
|                     | , remain cappi, camain                                                                                     | t <sub>OSC</sub> = 50 ns, T <sub>A</sub> = Max |      |       | 160   |       |  |
| V <sub>IB</sub>     | Input Breakdown Voltage V <sub>I</sub> = +5.5 (TX, TENA, TEST)                                             | I <sub>I</sub> = 1 mA                          | 5.5  |       |       | V     |  |
| V <sub>IC</sub>     | Input Clamp Voltage                                                                                        | I <sub>IN</sub> = -18 mA                       |      |       | -1.2  | V     |  |
| <sup>I</sup> sco    | RX, TCLK, CLSN, RENA, RCLK<br>Short Circuit Current                                                        |                                                | -40  | -80   | -150  | mA    |  |
| R <sub>IDF</sub>    | Differential Input Resistance                                                                              | V <sub>CC</sub> = 0 to Max                     | 6k   | 8.4k  | 13k   | ohm   |  |
| R <sub>ICM</sub>    | Common Mode Input Resistance                                                                               | V <sub>CC</sub> = 0 to Max                     | 1.5k | 2.1k  | 7.5k  | ohm   |  |
| V <sub>ICM</sub>    | Receive and Collision Input Bias Voltage                                                                   | I <sub>IN</sub> = 0                            | 1.5  | 3.5   | 4.2   | V     |  |
| ILD                 | Receive and Collision Input Low Curent                                                                     | V <sub>IN</sub> = -1 V                         | -0.6 | -1.06 | -1.64 | mA    |  |
| IHD                 | Receive and Collision Input High Current                                                                   | V <sub>IN</sub> = 6 V                          | +0.4 | +0.6  | +1.10 | mA    |  |
| IHZ                 | Receive and Collision Input High Current                                                                   | V <sub>CC</sub> = 0, V <sub>IN</sub> = +6 V    | 0.4  | 1.28  | 1.86  | mA    |  |

# **SWITCHING CHARACTERISTICS OVER OPERATING RANGE** The following conditions apply unless otherwise specified: $T_A = 0$ to $70^{\circ}$ C, $V_{CC} = 5.0$ V $\pm 10$ percent, MIN = 4.5 V, MAX = 5.5 V, $T_{OSC} = 50$ ns

| #   | Signal       | Parameters                          | Description                                                                                                  | Test Conditions                                | Min  | Тур  | Max  | Units |
|-----|--------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------|------|------|------|-------|
| REC | CEIVER SPECI | FICATION                            |                                                                                                              |                                                |      |      |      |       |
| 1   | RCLK         | <sup>t</sup> RCT                    | RCLK Cycle Time                                                                                              |                                                | 85   | 100  | 118  | ns    |
| 2   | RCLK         | <sup>t</sup> RCH                    | RCLK High Time                                                                                               |                                                | 38   | 50   |      | ns    |
| 3   | RCLK         | t <sub>RCL</sub>                    | RCLK Low Time                                                                                                |                                                | 38   | 50   |      | ns    |
| 4   | RCLK         | t <sub>RCR</sub>                    | RCLK Rise Time                                                                                               |                                                |      | 2.5  | 8    | ns    |
| 5   | RCLK         | t <sub>RCF</sub>                    | RCLK Fall Time                                                                                               |                                                |      | 2.5  | 8    | ns    |
| 6   | RX           | t <sub>RDR</sub>                    | RX Rise Time                                                                                                 | C <sub>L</sub> = 50 pF                         |      | 2.5  | 8    | ns    |
| 7   | RX           | <sup>t</sup> RDF                    | RX Fall Time                                                                                                 | Figure 17a<br>(See note)                       |      | 2.5  | 8    | ns    |
| 8   | RX           | t <sub>RDH</sub>                    | RX Hold Time (RCLK to RX Change)                                                                             | (See note)                                     | 5    | 8    |      | ns    |
| 9   | RX           | <sup>t</sup> RDS                    | RX Prop Delay (RCLK to RX Stable)                                                                            |                                                |      | 8    | 25   | ns    |
| 10  | RENA         | <sup>t</sup> DPH                    | RENA Turn-On Delay (V <sub>IDC</sub> Max on Receive ± to RENA <sub>H</sub> )                                 | Figures 10, 16a, and 20                        |      | 50   | 80   | ns    |
| 11  | RENA         | <sup>t</sup> DPO                    | RENA Turn-Off Delay ( $V_{IDC}$ Min on Receive $\pm$ to RENA <sub>L</sub> )                                  | Figures 11 and 20                              |      | 265  | 300  | ns    |
| 12  | RENA         | t <sub>DPL</sub>                    | RENA Low Time                                                                                                | Figure 11                                      | 120  | 200  |      | ns    |
| 13  | Rec ±        | <sup>t</sup> RPWR                   | Receive ± Input Pulse Width to Reject (Input < V <sub>IDC</sub> Min)                                         | Figures 16a and 20                             |      | 30   | 20   | ns.   |
| 14  | Rec ±        | <sup>t</sup> RPWO                   | Receive ± Input Pulse Width to Turn-<br>On (Input>V <sub>IDC</sub> Max)                                      | Figures 16a and 20                             | 45   | 30   |      | ns    |
| 15  | RCLK         | t <sub>RLT</sub>                    | Decoder Acquisition Time                                                                                     | Figure 10                                      |      | 390  | 450  | ns    |
| COI | LLISION SPEC | IFICATION                           |                                                                                                              |                                                |      |      |      |       |
| 16  | Coll ±0      | <sup>t</sup> CPWR                   | Collision Input Pulse Width to Reject (Input < V <sub>IDC</sub> Min)                                         | Figures 16b and 20                             |      | 18   | 10   | ns    |
| 17  | Coll ±       | <sup>t</sup> CPWO                   | Collision Input Pulse Width to Turn-<br>On (Collision ± Exceeds V <sub>IDC</sub> Max)                        |                                                | 26   | 18   |      | ns    |
| 18  | Coll ±       | <sup>t</sup> CPWE                   | Collision Input to Turn-Off CLSN (Input < V <sub>IDC</sub> Max)                                              |                                                | 80   | 117  |      | ns    |
| 19  | Coll ±       | <sup>t</sup> CPWN                   | Collision Input to Not Turn-Off CLSN (Input > V <sub>IDC</sub> Min)                                          |                                                |      | 117  | 160  | ns    |
| 20  | CLSN         | <sup>t</sup> CPH                    | CLSN Turn-On Delay ( $V_{\mbox{\scriptsize IDC}}$ Max on Collision $\pm$ to CLSN $_{\mbox{\scriptsize H}}$ ) | Figures 15, 16b, and 20                        | ,    | 33   | 50   | ns    |
| 21  | CLSN         | <sup>t</sup> CPO                    | CLSN Turn-Off Delay (V $_{IDC}$ Min on Collision $\pm$ to CLSN $_{L}$ )                                      |                                                |      | 133  | 160  | ns    |
| TRA | ANSMITTER S  | PECIFICATIO                         | N .                                                                                                          |                                                |      | 1    |      |       |
| 22  | TCLK         | †TCL                                | TCLK Low Time                                                                                                |                                                | 45   | 50   | 55   | ns    |
| 23  | TCLK         | t <sub>TCH</sub>                    | TCLK High Time                                                                                               | t <sub>OSC</sub> = 50 ns<br>Figures 17b and 18 | 45   | 50   | 55   | ns    |
| 24  | TCLK         | <sup>t</sup> TCR                    | TCLK Rise Time                                                                                               | Figures 17b and 18                             |      | 2.5  | 8    | ns    |
| 25  | TCLK         | <sup>t</sup> TCF                    | TCLK Fall Time                                                                                               |                                                |      | 2.5  | 8    | ns    |
| 26  | TX, TENA     | trds, tres                          | TX and TENA Setup Time to TCLK                                                                               | Figures 13, 14a, 14b, and                      | 5    | 1.1  |      | ns    |
| 27  | TX, TENA     | t <sub>TDH</sub> , t <sub>TEH</sub> | TX and TENA Hold Time to TCLK                                                                                | 17b                                            | 5    | -1.1 |      | ns    |
| 28  | TX ±         | <sup>t</sup> TOCE                   | Transmit ± Output, (Bit Cell Center to Edge)                                                                 | Figures 14a, 14b, and 19                       | 49.5 | 50   | 50.5 | ns    |
| 29  | TCLK         | tOD                                 | TCLK High to Transmit ± Output                                                                               |                                                |      | 80   | 100  | ns    |
| 30  | TX ±         | t <sub>TOR</sub>                    | Transmit ± Output Rise Time                                                                                  | 20 through 80 percent                          |      | 2    | 4    | ns    |
| 31  | TX ±         | <sup>t</sup> TOF                    | Transmit ± Output Fall Time                                                                                  | Figure 19                                      |      | 2    | 4    | ns    |
| 32  | TX ±         | V <sub>OD</sub>                     | Undershoot Voltage at Zero Differen-<br>tial Point on Transmit Return to<br>Zero (End of Message)            | Figure 14a                                     |      |      | -100 | mV    |



\* PULSE WIDTH OF ≥ 45 ns IS ALWAYS RECOGNIZED. HOWEVER, PULSE WIDTH OF ≤ 20 ns IS REJECTED.

Figure 10. Receiver Timing — Start of Packet



Figure 11. Receiver Timing — End of Packet (Last Bit = 0)



Figure 12. Receiver Timing — End of Packet (Last Bit = 1)



Figure 13. Transmitter Timing — Start of Transmission (TSEL Low, TSEL High)



Figure 14a. Transmitter Timing — End of Transmission (TSEL High)



Figure 14b. Transmitter Timing — End of Transmission (TSEL Low)



\* PULSE WIDTH OF  $-26\,\mathrm{ns}$  IS GUARANTEED TO BE RECOGNIZED: HOWEVER, PULSE WIDTH OF  $\le$  10ns IS REJECTED

Figure 15. Collision Timing





Figure 16a. Receive ± Input Pulse Width Timing

Figure 16b. Collision ± Input Pulse Width Timing





Figure 17a. RCLK and RX Timing

Figure 17b. TCLK and TX Timing





Figure 18. Test Load For RX, RENA, and TCLK

Figure 19. Transmit ± Output Test Circuit



Figure 20. Receive  $\pm$  and Collision  $\pm$  Input Test Circuit

# MK68591 (600 mil)



Ceramic Dual-In-Line Package (P) 24 Pin

# MK68592 (300 mil)



Cerdip Hermetic Package (J) 24 Pin

Plastic Package (N) 24 Pin